Mostra el registre d'ítem simple
A fast and retargetable framework for logic-IP-internal electromigration assessment comprehending advanced waveform effects
dc.contributor.author | Jain, Palkesh |
dc.contributor.author | Cortadella, Jordi |
dc.contributor.author | Sapatnekar, Sachin S. |
dc.contributor.other | Universitat Politècnica de Catalunya. Departament de Ciències de la Computació |
dc.date.accessioned | 2016-10-13T07:40:06Z |
dc.date.available | 2016-10-13T07:40:06Z |
dc.date.issued | 2016-06-01 |
dc.identifier.citation | Jain, P., Cortadella, J., Sapatnekar, S. A fast and retargetable framework for logic-IP-internal electromigration assessment comprehending advanced waveform effects. "IEEE transactions on very large scale integration (VLSI) systems", 1 Juny 2016, vol. 24, núm. 6, p. 2345-2358. |
dc.identifier.issn | 1063-8210 |
dc.identifier.uri | http://hdl.handle.net/2117/90714 |
dc.description.abstract | A new methodology for system-on-chip-level logic-IP-internal electromigration verification is presented in this paper, which significantly improves accuracy by comprehending the impact of the parasitic RC loading and voltage-dependent pin capacitance in the library model. It additionally provides an on-the-fly retargeting capability for reliability constraints by allowing arbitrary specifications of lifetimes, temperatures, voltages, and failure rates, as well as interoperability of the IPs across foundries. The characterization part of the methodology is expedited through the intelligent IP-response modeling. The ultimate benefit of the proposed approach is demonstrated on a 28-nm design by providing an on-the-fly specification of retargeted reliability constraints. The results show a high correlation with SPICE and were obtained with an order of magnitude reduction in the verification runtime. |
dc.format.extent | 14 p. |
dc.language.iso | eng |
dc.subject | Àrees temàtiques de la UPC::Enginyeria electrònica |
dc.subject.lcsh | Logic circuits |
dc.subject.lcsh | Electrodiffusion |
dc.subject.other | Electromigration (EM) |
dc.subject.other | Pin capacitance |
dc.subject.other | Reliability |
dc.subject.other | Retargeting |
dc.subject.other | Signal probability |
dc.subject.other | Timing analysis |
dc.subject.other | Interconnect |
dc.subject.other | Models |
dc.title | A fast and retargetable framework for logic-IP-internal electromigration assessment comprehending advanced waveform effects |
dc.type | Article |
dc.subject.lemac | Circuits lògics |
dc.contributor.group | Universitat Politècnica de Catalunya. ALBCOM - Algorismia, Bioinformàtica, Complexitat i Mètodes Formals |
dc.identifier.doi | 10.1109/TVLSI.2015.2505504 |
dc.description.peerreviewed | Peer Reviewed |
dc.relation.publisherversion | http://ieeexplore.ieee.org/document/7374743/?arnumber=7374743 |
dc.rights.access | Open Access |
local.identifier.drac | 18821789 |
dc.description.version | Postprint (author's final draft) |
local.citation.author | Jain, P.; Cortadella, J.; Sapatnekar, S. |
local.citation.publicationName | IEEE transactions on very large scale integration (VLSI) systems |
local.citation.volume | 24 |
local.citation.number | 6 |
local.citation.startingPage | 2345 |
local.citation.endingPage | 2358 |
Fitxers d'aquest items
Aquest ítem apareix a les col·leccions següents
-
Articles de revista [1.049]
-
Articles de revista [274]