Mostra el registre d'ítem simple

dc.contributor.authorJain, Palkesh
dc.contributor.authorCortadella, Jordi
dc.contributor.authorSapatnekar, Sachin S.
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament de Ciències de la Computació
dc.date.accessioned2016-10-13T07:40:06Z
dc.date.available2016-10-13T07:40:06Z
dc.date.issued2016-06-01
dc.identifier.citationJain, P., Cortadella, J., Sapatnekar, S. A fast and retargetable framework for logic-IP-internal electromigration assessment comprehending advanced waveform effects. "IEEE transactions on very large scale integration (VLSI) systems", 1 Juny 2016, vol. 24, núm. 6, p. 2345-2358.
dc.identifier.issn1063-8210
dc.identifier.urihttp://hdl.handle.net/2117/90714
dc.description.abstractA new methodology for system-on-chip-level logic-IP-internal electromigration verification is presented in this paper, which significantly improves accuracy by comprehending the impact of the parasitic RC loading and voltage-dependent pin capacitance in the library model. It additionally provides an on-the-fly retargeting capability for reliability constraints by allowing arbitrary specifications of lifetimes, temperatures, voltages, and failure rates, as well as interoperability of the IPs across foundries. The characterization part of the methodology is expedited through the intelligent IP-response modeling. The ultimate benefit of the proposed approach is demonstrated on a 28-nm design by providing an on-the-fly specification of retargeted reliability constraints. The results show a high correlation with SPICE and were obtained with an order of magnitude reduction in the verification runtime.
dc.format.extent14 p.
dc.language.isoeng
dc.subjectÀrees temàtiques de la UPC::Enginyeria electrònica
dc.subject.lcshLogic circuits
dc.subject.lcshElectrodiffusion
dc.subject.otherElectromigration (EM)
dc.subject.otherPin capacitance
dc.subject.otherReliability
dc.subject.otherRetargeting
dc.subject.otherSignal probability
dc.subject.otherTiming analysis
dc.subject.otherInterconnect
dc.subject.otherModels
dc.titleA fast and retargetable framework for logic-IP-internal electromigration assessment comprehending advanced waveform effects
dc.typeArticle
dc.subject.lemacCircuits lògics
dc.contributor.groupUniversitat Politècnica de Catalunya. ALBCOM - Algorismia, Bioinformàtica, Complexitat i Mètodes Formals
dc.identifier.doi10.1109/TVLSI.2015.2505504
dc.description.peerreviewedPeer Reviewed
dc.relation.publisherversionhttp://ieeexplore.ieee.org/document/7374743/?arnumber=7374743
dc.rights.accessOpen Access
local.identifier.drac18821789
dc.description.versionPostprint (author's final draft)
local.citation.authorJain, P.; Cortadella, J.; Sapatnekar, S.
local.citation.publicationNameIEEE transactions on very large scale integration (VLSI) systems
local.citation.volume24
local.citation.number6
local.citation.startingPage2345
local.citation.endingPage2358


Fitxers d'aquest items

Thumbnail

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple