Robust sequential circuits design technique for low voltage and high noise scenarios

View/Open
Cita com:
hdl:2117/89628
Document typeConference report
Defense date2016
Rights accessOpen Access
Except where otherwise noted, content on this work
is licensed under a Creative Commons license
:
Attribution-NonCommercial-NoDerivs 3.0 Spain
Abstract
All electronic processing components in future deep nanotechnologies will exhibit high noise level and/
or low S/N ratios because of the extreme voltage reduction and the nearly erratic nature of such devices. Systems
implemented with these devices would exhibit a high probability to fail, causing an unacceptably reduced reliability.
In this paper we introduce an innovative input and output data redundancy principle for sequential block circuits, the
responsible to keep the state of the system, showing its efficiency in front of other robust technique approaches. The methodology is totally different from the Von Neumann approaches, because element are not replicated N times, but
instead, they check the coherence of redundant input data no allowing data propagation in case of discrepancy. This
mechanism does not require voting devices. © 2016 Owned by the authors, published by EDP Sciences.
CitationGarcía, L., Rivera, J., Calomarde, A., Moll, F., Rubio, A. Robust sequential circuits design technique for low voltage and high noise scenarios. A: International Conference on Control, Mechatronics and Automation. "2015 the 3rd International Conference on Control, Mechatronics and Automation, ICCMA 2015". Barcelona: 2016.
Collections
- Departament d'Enginyeria de Sistemes, Automàtica i Informàtica Industrial - Ponències/Comunicacions de congressos [1.438]
- HIPICS - High Performance Integrated Circuits and Systems - Ponències/Comunicacions de congressos [144]
- Departament d'Enginyeria Electrònica - Ponències/Comunicacions de congressos [1.644]
Files | Description | Size | Format | View |
---|---|---|---|---|
matecconf_iccma2016_02003.pdf | 497,6Kb | View/Open |