Ir al contenido (pulsa Retorno)

Universitat Politècnica de Catalunya

    • Català
    • Castellano
    • English
    • LoginRegisterLog in (no UPC users)
  • mailContact Us
  • world English 
    • Català
    • Castellano
    • English
  • userLogin   
      LoginRegisterLog in (no UPC users)

UPCommons. Global access to UPC knowledge

Banner header
59.757 UPC E-Prints
You are here:
View Item 
  •   DSpace Home
  • E-prints
  • Departaments
  • Departament d'Enginyeria de Sistemes, Automàtica i Informàtica Industrial
  • Ponències/Comunicacions de congressos
  • View Item
  •   DSpace Home
  • E-prints
  • Departaments
  • Departament d'Enginyeria de Sistemes, Automàtica i Informàtica Industrial
  • Ponències/Comunicacions de congressos
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.

Robust sequential circuits design technique for low voltage and high noise scenarios

Thumbnail
View/Open
matecconf_iccma2016_02003.pdf (497,6Kb)
Share:
 
 
10.1051/matecconf/20164202003
 
  View Usage Statistics
Cita com:
hdl:2117/89628

Show full item record
García Leyva, Lancelot
Rivera Dueñas, Juan
Calomarde Palomino, AntonioMés informacióMés informacióMés informació
Moll Echeto, Francisco de BorjaMés informacióMés informacióMés informació
Rubio Sola, Jose AntonioMés informacióMés informacióMés informació
Document typeConference report
Defense date2016
Rights accessOpen Access
Attribution-NonCommercial-NoDerivs 3.0 Spain
Except where otherwise noted, content on this work is licensed under a Creative Commons license : Attribution-NonCommercial-NoDerivs 3.0 Spain
Abstract
All electronic processing components in future deep nanotechnologies will exhibit high noise level and/ or low S/N ratios because of the extreme voltage reduction and the nearly erratic nature of such devices. Systems implemented with these devices would exhibit a high probability to fail, causing an unacceptably reduced reliability. In this paper we introduce an innovative input and output data redundancy principle for sequential block circuits, the responsible to keep the state of the system, showing its efficiency in front of other robust technique approaches. The methodology is totally different from the Von Neumann approaches, because element are not replicated N times, but instead, they check the coherence of redundant input data no allowing data propagation in case of discrepancy. This mechanism does not require voting devices. © 2016 Owned by the authors, published by EDP Sciences.
CitationGarcía, L., Rivera, J., Calomarde, A., Moll, F., Rubio, A. Robust sequential circuits design technique for low voltage and high noise scenarios. A: International Conference on Control, Mechatronics and Automation. "2015 the 3rd International Conference on Control, Mechatronics and Automation, ICCMA 2015". Barcelona: 2016. 
URIhttp://hdl.handle.net/2117/89628
DOI10.1051/matecconf/20164202003
Publisher versionhttp://www.matec-conferences.org/articles/matecconf/abs/2016/05/matecconf_iccma2016_02003/matecconf_iccma2016_02003.html
Collections
  • Departament d'Enginyeria de Sistemes, Automàtica i Informàtica Industrial - Ponències/Comunicacions de congressos [1.438]
  • HIPICS - High Performance Integrated Circuits and Systems - Ponències/Comunicacions de congressos [144]
  • Departament d'Enginyeria Electrònica - Ponències/Comunicacions de congressos [1.644]
Share:
 
  View Usage Statistics

Show full item record

FilesDescriptionSizeFormatView
matecconf_iccma2016_02003.pdf497,6KbPDFView/Open

Browse

This CollectionBy Issue DateAuthorsOther contributionsTitlesSubjectsThis repositoryCommunities & CollectionsBy Issue DateAuthorsOther contributionsTitlesSubjects

© UPC Obrir en finestra nova . Servei de Biblioteques, Publicacions i Arxius

info.biblioteques@upc.edu

  • About This Repository
  • Contact Us
  • Send Feedback
  • Privacy Settings
  • Inici de la pàgina