Mostra el registre d'ítem simple

dc.contributor.authorNeagu, Madalin
dc.contributor.authorManich Bou, Salvador
dc.contributor.authorMiclea, Liviu
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Enginyeria Electrònica
dc.date.accessioned2016-02-18T16:15:54Z
dc.date.issued2015
dc.identifier.citationNeagu, M., Manich, S., Miclea, L. Defeating simple power analysis attacks in cache memories. A: Conference on Design of Circuits and Integrated Systems. "2015 Conference on Design of Circuits and Integrated Systems (DCIS): Estoril, Portugal, November 25-27, 2015". Estoril: Institute of Electrical and Electronics Engineers (IEEE), 2015, p. 1-6.
dc.identifier.isbn978-1-4673-7228-2
dc.identifier.urihttp://hdl.handle.net/2117/83138
dc.description.abstractA wide range of attacks that target cache memories in secure systems have been reported in the last half decade. Cold-boot attacks can be thwarted through the recently proposed Interleaved Scrambling Technique (IST). However, side channel attacks like the Simple Power Analysis (SPA) can still circumvent this protection. Error detection and correction codes (EDC/ECC) are employed in memories to increase reliability, but they can also be used to increase the security. This paper proposes to boost the IST with an ECC code in order to create a cache resistant against SPA-attacks. The redundancy provided by the ECC code is used to create confusion by enlarging the search space where the hacker has to look for to find the secret keys.
dc.format.extent6 p.
dc.language.isoeng
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/3.0/es/
dc.subjectÀrees temàtiques de la UPC::Informàtica
dc.subject.lcshCache memory -- Security measures
dc.subject.lcshData encryption (Computer science)
dc.subject.otherData scrambling
dc.subject.othercache memories
dc.subject.othercold-boot attack
dc.subject.otherself-healing memories
dc.subject.othersimple power analysis
dc.subject.otherside channel attack.
dc.titleDefeating simple power analysis attacks in cache memories
dc.typeConference report
dc.subject.lemacMemòria cau -- Mesures de seguretat
dc.subject.lemacEncriptació de dades (Informàtica)
dc.contributor.groupUniversitat Politècnica de Catalunya. QINE - Disseny de Baix Consum, Test, Verificació i Circuits Integrats de Seguretat
dc.identifier.doi10.1109/DCIS.2015.7388557
dc.relation.publisherversionhttp://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=7388557&filter%3DAND%28p_IS_Number%3A7388553%29
dc.rights.accessRestricted access - publisher's policy
local.identifier.drac17363472
dc.description.versionPostprint (published version)
dc.date.lift10000-01-01
local.citation.authorNeagu, M.; Manich, S.; Miclea, L.
local.citation.contributorConference on Design of Circuits and Integrated Systems
local.citation.pubplaceEstoril
local.citation.publicationName2015 Conference on Design of Circuits and Integrated Systems (DCIS): Estoril, Portugal, November 25-27, 2015
local.citation.startingPage1
local.citation.endingPage6


Fitxers d'aquest items

Imatge en miniatura

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple