Modeling of the degradation of CMOS inverters under pulsed stress conditions from ‘on-the-fly’ measurements
View/Open
Cita com:
hdl:2117/366511
Document typeArticle
Defense date2021-10-01
Rights accessOpen Access
Except where otherwise noted, content on this work
is licensed under a Creative Commons license
:
Attribution-NonCommercial-NoDerivs 4.0 International
Abstract
In this work, an ‘on-the-fly’ measurement technique for the monitoring of CMOS inverters performance degradation is presented. This technique allows the characterization of the circuit degradation simultaneously with the applications of the stress. In our experiments, the inversion voltage (VINV) shifts measured during the application of pulsed voltage stresses at the input. It is demonstrated that the shifts can be described by a power law that accounts for the stress time and voltage dependences. Moreover, the circuit degradation has been correlated to the NMOS and PMOS degradations. The results show that the degradation of the CMOS inverter can be evaluated from an analytical equation that considers only the shifts of two parameters (threshold voltage VTH, and mobility µ) of the two transistors in the inverter.
Description
©2021 Elsevier. This manuscript version is made available under the CC-BY-NC-ND 4.0 license http://creativecommons.org/licenses/by-nc-nd/4.0/
CitationCrespo, A. [et al.]. Modeling of the degradation of CMOS inverters under pulsed stress conditions from ‘on-the-fly' measurements. "Solid-state electronics", 1 Octubre 2021, vol. 184, núm. article 108094.
ISSN0038-1101
Files | Description | Size | Format | View |
---|---|---|---|---|
SSE_2021_AlbertCrespo_final_reviewed.pdf | Author's Final Draft | 800,8Kb | View/Open |