dc.contributor.author | Armejach Sanosa, Adrià |
dc.contributor.author | Brank, Bine |
dc.contributor.author | Cortina Guardia, Jordi |
dc.contributor.author | Dolique, François |
dc.contributor.author | Hayes, Timothy |
dc.contributor.author | Ho, Nam |
dc.contributor.author | Lagadec, Pierre-Axel |
dc.contributor.author | Lemaire, Romain |
dc.contributor.author | López Paradís, Guillem |
dc.contributor.author | Marliac, Laurent |
dc.contributor.author | Moretó Planas, Miquel |
dc.contributor.author | Marcuello Pascual, Pedro |
dc.contributor.author | Pleiter, Dirk |
dc.contributor.author | Tan, Xubin |
dc.contributor.author | Derradji, Said |
dc.contributor.other | Universitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors |
dc.contributor.other | Barcelona Supercomputing Center |
dc.contributor.other | Universitat Politècnica de Catalunya. Doctorat en Arquitectura de Computadors |
dc.date.accessioned | 2021-09-30T07:07:50Z |
dc.date.available | 2021-09-30T07:07:50Z |
dc.date.issued | 2021 |
dc.identifier.citation | Armejach, A. [et al.]. Mont-Blanc 2020: Towards scalable and power efficient European HPC processors. A: Design, Automation and Test in Europe Conference and Exhibition. "Proceedings of the 2021 Design, Automation & Test in Europe (DATE 2021): 01-05 February 2021, virtual conference". Institute of Electrical and Electronics Engineers (IEEE), 2021, p. 136-141. ISBN 978-3-9819263-5-4. DOI 10.23919/DATE51398.2021.9474093. |
dc.identifier.isbn | 978-3-9819263-5-4 |
dc.identifier.uri | http://hdl.handle.net/2117/352703 |
dc.description.abstract | The Mont-Blanc 2020 (MB2020) project has triggered the development of the next generation industrial processor for Big Data and High Performance Computing (HPC). MB2020 is paving the way to the future low-power European processor for exascale, defining the System-on-Chip (SoC) architecture and implementing new critical building blocks to be integrated in such an SoC. In this paper, we first present an overview of the MB2020 project, then we describe our experimental infrastructure, the requirements of relevant applications, and the IP blocks developed in the project. Finally, we present our emulation-based final demonstrator and explain how it integrates within our first generation of HPC processors. |
dc.description.sponsorship | This work is supported by the European Community’s Horizon 2020 Framework Programme under the Mont-Blanc 2020 project, grant agreement n. 779877. |
dc.format.extent | 6 p. |
dc.language.iso | eng |
dc.publisher | Institute of Electrical and Electronics Engineers (IEEE) |
dc.subject | Àrees temàtiques de la UPC::Informàtica::Arquitectura de computadors |
dc.subject.lcsh | Big data |
dc.subject.lcsh | High performance computing |
dc.subject.lcsh | Systems on a chip |
dc.subject.other | Economics |
dc.subject.other | Context |
dc.subject.other | Europe |
dc.subject.other | Computer architecture |
dc.title | Mont-Blanc 2020: Towards scalable and power efficient European HPC processors |
dc.type | Conference report |
dc.subject.lemac | Dades massives |
dc.subject.lemac | Càlcul intensiu (Informàtica) |
dc.subject.lemac | Sistemes monoxip |
dc.contributor.group | Universitat Politècnica de Catalunya. CAP - Grup de Computació d'Altes Prestacions |
dc.identifier.doi | 10.23919/DATE51398.2021.9474093 |
dc.description.peerreviewed | Peer Reviewed |
dc.relation.publisherversion | https://ieeexplore.ieee.org/document/9474093 |
dc.rights.access | Open Access |
local.identifier.drac | 32061580 |
dc.description.version | Postprint (author's final draft) |
dc.relation.projectid | info:eu-repo/grantAgreement/EC/H2020/779877/EU/Mont-Blanc 2020, European scalable, modular and power efficient HPC processor/Mont-Blanc 2020 |
local.citation.author | Armejach, A.; Brank, B.; Cortina, J.; Dolique, F.; Hayes, T.; Ho, N.; Lagadec, P.; Lemaire, R.; López-Paradís, G.; Marliac, L.; Moreto, M.; Marcuello, P.; Pleiter, D.; Tan, X.; Derradji, S. |
local.citation.contributor | Design, Automation and Test in Europe Conference and Exhibition |
local.citation.publicationName | Proceedings of the 2021 Design, Automation & Test in Europe (DATE 2021): 01-05 February 2021, virtual conference |
local.citation.startingPage | 136 |
local.citation.endingPage | 141 |