A RISC-V simulator and benchmark suite for designing and evaluating vector architectures
Visualitza/Obre
Cita com:
hdl:2117/332230
Tipus de documentArticle
Data publicació2020-11
Condicions d'accésAccés obert
Llevat que s'hi indiqui el contrari, els
continguts d'aquesta obra estan subjectes a la llicència de Creative Commons
:
Reconeixement 4.0 Internacional
Abstract
Vector architectures lack tools for research. Consider the gem5 simulator, which is possibly the leading platform for computer-system architecture research. Unfortunately, gem5 does not have an available distribution that includes a flexible and customizable vector architecture model. In consequence, researchers have to develop their own simulation platform to test their ideas, which consume much research time. However, once the base simulator platform is developed, another question is the following: Which applications should be tested to perform the experiments? The lack of Vectorized Benchmark Suites is another limitation. To face these problems, this work presents a set of tools for designing and evaluating vector architectures. First, the gem5 simulator was extended to support the execution of RISC-V Vector instructions by adding a parameterizable Vector Architecture model for designers to evaluate different approaches according to the target they pursue. Second, a novel Vectorized Benchmark Suite is presented: a collection composed of seven data-parallel applications from different domains that can be classified according to the modules that are stressed in the vector architecture. Finally, a study of the Vectorized Benchmark Suite executing on the gem5-based Vector Architecture model is highlighted. This suite is the first in its category that covers the different possible usage scenarios that may occur within different vector architecture designs such as embedded systems, mainly focused on short vectors, or High-Performance-Computing (HPC), usually designed for large vectors.
CitacióRamírez, C. [et al.]. A RISC-V simulator and benchmark suite for designing and evaluating vector architectures. "ACM transactions on architecture and code optimization", Novembre 2020, vol. 17, núm. 4, article 38, p. 1-30.
ISSN1544-3566
Versió de l'editorhttps://dl.acm.org/doi/10.1145/3422667
Fitxers | Descripció | Mida | Format | Visualitza |
---|---|---|---|---|
Ramirez et al.pdf | 4,577Mb | Visualitza/Obre |