Mostra el registre d'ítem simple

dc.contributor.authorCortadella, Jordi
dc.contributor.authorKishinevsky, Michael
dc.contributor.authorKondratyev, Alex
dc.contributor.authorLavagno, Luciano
dc.contributor.authorPastor Llorens, Enric
dc.contributor.authorYakovlev, Alex
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament de Ciències de la Computació
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors
dc.date.accessioned2018-12-20T08:33:31Z
dc.date.available2018-12-20T08:33:31Z
dc.date.issued1999-09
dc.identifier.citationCortadella, J., Kishinevsky, M., Kondratyev, A., Lavagno, L., Pastor, E., Yakovlev, A. Decomposition and technology mapping of speed-independent circuits using Boolean relations. "IEEE transactions on computer-aided design of integrated circuits and systems", Setembre 1999, vol. 18, núm. 9, p. 1221-1236.
dc.identifier.issn0278-0070
dc.identifier.urihttp://hdl.handle.net/2117/126063
dc.description.abstractThis paper presents a new technique for decomposition and technology mapping of speed-independent circuits. An initial circuit implementation is obtained in the form of a netlist of complex gates, which may not be available in the design library. The proposed method iteratively performs Boolean decomposition of each such gate F into a two-input combinational or sequential gate G available in the library and two gates H/sub 1/ and H/sub 2/ simpler than F, while preserving the original behavior and speed-independence of the circuit. To extract functions for H/sub 1/ and H/sub 2/ the method uses Boolean relations as opposed to the less powerful algebraic factorization approach used in previous methods. After logic decomposition, the overall library matching and optimization is carried out. Logic resynthesis, performed after speed-independent signal insertion for H/sub 1/ and H/sub 2/, allows for sharing of decomposed logic. Overall, this method is more general than the existing techniques based on restricted decomposition architectures, and thereby leads to better results in technology mapping.
dc.format.extent16 p.
dc.language.isoeng
dc.subjectÀrees temàtiques de la UPC::Enginyeria electrònica::Microelectrònica::Circuits integrats
dc.subject.lcshAsynchronous circuits
dc.subject.lcshLogic circuits
dc.subject.lcshLogic design
dc.subject.otherBoolean relations (BR’s)
dc.subject.otherLogic decomposition
dc.subject.otherSpeed independence
dc.subject.otherTechnology mapping
dc.titleDecomposition and technology mapping of speed-independent circuits using Boolean relations
dc.typeArticle
dc.subject.lemacCircuits asíncrons
dc.subject.lemacCircuits lògics
dc.subject.lemacEstructura lògica
dc.contributor.groupUniversitat Politècnica de Catalunya. ALBCOM - Algorismia, Bioinformàtica, Complexitat i Mètodes Formals
dc.contributor.groupUniversitat Politècnica de Catalunya. CAP - Grup de Computació d'Altes Prestacions
dc.identifier.doi10.1109/43.784116
dc.description.peerreviewedPeer Reviewed
dc.relation.publisherversionhttps://ieeexplore.ieee.org/document/784116
dc.rights.accessOpen Access
local.identifier.drac1632428
dc.description.versionPostprint (published version)
local.citation.authorCortadella, J.; Kishinevsky, M.; Kondratyev, A.; Lavagno, L.; Pastor, E.; Yakovlev, A.
local.citation.publicationNameIEEE transactions on computer-aided design of integrated circuits and systems
local.citation.volume18
local.citation.number9
local.citation.startingPage1221
local.citation.endingPage1236


Fitxers d'aquest items

Thumbnail

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple