dc.contributor.author | Shafiq, Muhammad |
dc.contributor.author | Pericàs Gleim, Miquel |
dc.contributor.author | Ayguadé Parra, Eduard |
dc.contributor.other | Universitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors |
dc.date.accessioned | 2018-05-29T13:23:23Z |
dc.date.issued | 2011 |
dc.identifier.citation | Shafiq, M., Pericas, M., Ayguade, E. A template system for the efficient compilation of domain abstractions onto reconfigurable computers. A: HiPEAC Workshop on Reconfigurable Computing. "5th HiPEAC Workshop on Reconfigurable Computing: WRC 2011: 23 January 2011, Heraklion, Crete, Greece". 2011, p. 65-74. |
dc.identifier.uri | http://hdl.handle.net/2117/117604 |
dc.description.abstract | Past research has addressed the issue of using FPGAs as
accelerators for HPC systems. However, writing low level code for an efficient, portable and scalable architecture altogether has been always a challenge. Therefore, to help-out developers of reconfigurable accelerators in dealing with these three key issues, we propose to increase the level of abstractions. Our approach is to implement domain specific abstractions for FPGA based accelerator architectures using techniques from generic programming. In this paper we explain the basic idea of a system that helps to design accelerators by template expansions (DATE). We also present evaluations of three applications for the proposed system. |
dc.format.extent | 10 p. |
dc.language.iso | eng |
dc.subject | Àrees temàtiques de la UPC::Enginyeria electrònica::Microelectrònica::Circuits integrats |
dc.subject.lcsh | Field programmable gate arrays |
dc.subject.other | Templates |
dc.subject.other | FPGA |
dc.subject.other | HDL |
dc.subject.other | ROCCC |
dc.subject.other | Stencil |
dc.subject.other | Domain abstractions |
dc.title | A template system for the efficient compilation of domain abstractions onto reconfigurable computers |
dc.type | Conference report |
dc.subject.lemac | Matrius de portes programables per l'usuari |
dc.contributor.group | Universitat Politècnica de Catalunya. CAP - Grup de Computació d'Altes Prestacions |
dc.description.peerreviewed | Peer Reviewed |
dc.rights.access | Restricted access - publisher's policy |
local.identifier.drac | 9594690 |
dc.description.version | Postprint (published version) |
dc.date.lift | 10000-01-01 |
local.citation.author | Shafiq, M.; Pericas, M.; Ayguade, E. |
local.citation.contributor | HiPEAC Workshop on Reconfigurable Computing |
local.citation.publicationName | 5th HiPEAC Workshop on Reconfigurable Computing: WRC 2011: 23 January 2011, Heraklion, Crete, Greece |
local.citation.startingPage | 65 |
local.citation.endingPage | 74 |