Show simple item record

dc.contributor.authorKumar, Rakesh
dc.contributor.authorCano, José
dc.contributor.authorBrankovic, Aleksandar
dc.contributor.authorPavlou, Demos
dc.contributor.authorStavrou, Kyriakos
dc.contributor.authorGibert Codina, Enric
dc.contributor.authorMartínez, Alejandro
dc.contributor.authorGonzález Colás, Antonio María
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors
dc.date.accessioned2018-02-09T09:31:18Z
dc.date.available2018-02-09T09:31:18Z
dc.date.issued2017
dc.identifier.citationKumar, R., Cano, J., Brankovic, A., Pavlou, D., Stavrou, K., Gibert, E., Martínez, A., González, A. HW/SW co-designed processors: Challenges, design choices and a simulation infrastructure for evaluation. A: IEEE International Symposium on Performance Analysis of Systems and Software. "ISPASS 2017: IEEE International Symposium on Performance Analysis of Systems and Software: April 24-25, 2017, Santa Rosa, California". San Francisco, CA: Institute of Electrical and Electronics Engineers (IEEE), 2017, p. 185-194.
dc.identifier.isbn978-1-5386-3889-7
dc.identifier.urihttp://hdl.handle.net/2117/113961
dc.description.abstractImproving single thread performance is a key challenge in modern microprocessors especially because the traditional approach of increasing clock frequency and deep pipelining cannot be pushed further due to power constraints. Therefore, researchers have been looking at unconventional architectures to boost single thread performance without running into the power wall. HW/SW co-designed processors like Nvidia Denver, are emerging as a promising alternative. However, HW/SW co-designed processors need to address some key challenges such as startup delay, providing high performance with simple hardware, translation/optimization overhead, etc. before they can become mainstream. A fundamental requirement for evaluating different design choices and trade-offs to meet these challenges is to have a simulation infrastructure. Unfortunately, there is no such infrastructure available today. Building the aforementioned infrastructure itself poses significant challenges as it encompasses the complexities of not only an architectural framework but also of a compilation one. This paper identifies the key challenges that HW/SW codesigned processors face and the basic requirements for a simulation infrastructure targeting these architectures. Furthermore, the paper presents DARCO, a simulation infrastructure to enable research in this domain.
dc.format.extent10 p.
dc.language.isoeng
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)
dc.subjectÀrees temàtiques de la UPC::Informàtica::Arquitectura de computadors
dc.subject.lcshMicroprocessors -- Programming
dc.subject.lcshSystem design
dc.subject.lcshSystems engineering
dc.subject.otherHardware-software codesign
dc.subject.otherMicroprocessor chips
dc.subject.otherPerformance evaluation
dc.titleHW/SW co-designed processors: Challenges, design choices and a simulation infrastructure for evaluation
dc.typeConference report
dc.subject.lemacMicroprocessadors -- Programació
dc.subject.lemacDisseny de sistemes
dc.subject.lemacEnginyeria de sistemes
dc.contributor.groupUniversitat Politècnica de Catalunya. ARCO - Microarquitectura i Compiladors
dc.identifier.doi10.1109/ISPASS.2017.7975290
dc.description.peerreviewedPeer Reviewed
dc.relation.publisherversionhttp://ieeexplore.ieee.org.recursos.biblioteca.upc.edu/abstract/document/7975290
dc.rights.accessOpen Access
local.identifier.drac21891357
dc.description.versionPostprint (author's final draft)
local.citation.authorKumar, R.; Cano, J.; Brankovic, A.; Pavlou, D.; Stavrou, K.; Gibert, E.; Martínez, A.; González, A.
local.citation.contributorIEEE International Symposium on Performance Analysis of Systems and Software
local.citation.pubplaceSan Francisco, CA
local.citation.publicationNameISPASS 2017: IEEE International Symposium on Performance Analysis of Systems and Software: April 24-25, 2017, Santa Rosa, California
local.citation.startingPage185
local.citation.endingPage194


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record