Mostra el registre d'ítem simple

dc.contributor.authorLira Rueda, Javier
dc.contributor.authorMolina Clemente, Carlos
dc.contributor.authorGonzález Colás, Antonio María
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors
dc.date.accessioned2011-01-12T13:31:57Z
dc.date.available2011-01-12T13:31:57Z
dc.date.created2009
dc.date.issued2009
dc.identifier.citationLira, J.; Molina, C.; González, A. Analysis of non-uniform cache architecture policies for chip-multiprocessors using the Parsec Benchmark Suite. A: Workshop on Managed Many-Core Systems. "2nd. Workshop on Managed Many-Core Systems". Washington, DC: Association for Computing Machinery (ACM), 2009, p. 1-8.
dc.identifier.urihttp://hdl.handle.net/2117/10986
dc.description.abstractNon-Uniform Cache Architectures (NUCA) have been proposed as a solution to overcome wire delays that will dominate on-chip latencies in Chip Multiprocessor designs in the near future. This novel means of organization divides the total memory area into a set of banks that provides non-uniform access latencies and thus faster access to those banks that are close to the processor. A NUCA model can be characterized according to the four policies that determine its behavior: bank placement, bank access, bank migration and bank replacement. Placement determines the first location of data, access defines the searching algorithm across the banks, migration decides data movements inside the memory and replacement deals with the evicted data. This paper analyzes the performance of several alternatives that can be considered for each of these four policies. Moreover, the Parsec benchmark suite has been used to handle this evaluation because it is a representative group of upcoming sharedmemory programs for Chip Multiprocessors. The results may help researchers to identify key features of NUCA organizations and to open up new areas of investigation.
dc.format.extent8 p.
dc.language.isoeng
dc.publisherAssociation for Computing Machinery (ACM)
dc.subjectÀrees temàtiques de la UPC::Informàtica::Arquitectura de computadors
dc.subject.lcshNon-uniform cache architectures
dc.subject.lcshNUCA
dc.subject.lcshParsec v2.0 benchmark suite
dc.titleAnalysis of non-uniform cache architecture policies for chip-multiprocessors using the Parsec Benchmark Suite
dc.typeConference report
dc.subject.lemacArquitectura de computadors
dc.contributor.groupUniversitat Politècnica de Catalunya. ARCO - Microarquitectura i Compiladors
dc.description.peerreviewedPeer Reviewed
dc.rights.accessRestricted access - publisher's policy
local.identifier.drac2473259
dc.description.versionPostprint (published version)
local.citation.authorLira, J.; Molina, C.; González, A.
local.citation.contributorWorkshop on Managed Many-Core Systems
local.citation.pubplaceWashington, DC
local.citation.publicationName2nd. Workshop on Managed Many-Core Systems
local.citation.startingPage1
local.citation.endingPage8


Fitxers d'aquest items

Imatge en miniatura

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple