Main memory in HPC: do we need more, or could we live with less?

Document typeArticle
Defense date2017-03
Rights accessOpen Access
All rights reserved. This work is protected by the corresponding intellectual and industrial
property rights. Without prejudice to any existing legal exemptions, reproduction, distribution, public
communication or transformation of this work are prohibited without permission of the copyright holder
ProjectBARCELONA SUPERCOMPUTING CENTER - CENTRO. NACIONAL DE SUPERCOMPUTACION (MINECO-SEV-2015-0493)
COMPUTACION DE ALTAS PRESTACIONES VII (MINECO-TIN2015-65316-P)
SVP-2014-068501 (MINECO-SVP-2014-068501)
ExaNoDe - European Exascale Processor Memory Node Design (EC-H2020-671578)
COMPUTACION DE ALTAS PRESTACIONES VII (MINECO-TIN2015-65316-P)
SVP-2014-068501 (MINECO-SVP-2014-068501)
ExaNoDe - European Exascale Processor Memory Node Design (EC-H2020-671578)
Abstract
An important aspect of High-Performance Computing (HPC) system design is the choice of main memory capacity. This choice becomes increasingly important now that 3D-stacked memories are entering the market. Compared with conventional Dual In-line Memory Modules (DIMMs), 3D memory chiplets provide better performance and energy efficiency but lower memory capacities. Therefore, the adoption of 3D-stacked memories in the HPC domain depends on whether we can find use cases that require much less memory than is available now.
This study analyzes the memory capacity requirements of important HPC benchmarks and applications. We find that the High-Performance Conjugate Gradients (HPCG) benchmark could be an important success story for 3D-stacked memories in HPC, but High-Performance Linpack (HPL) is likely to be constrained by 3D memory capacity. The study also emphasizes that the analysis of memory footprints of production HPC applications is complex and that it requires an understanding of application scalability and target category, i.e., whether the users target capability or capacity computing. The results show that most of the HPC applications under study have per-core memory footprints in the range of hundreds of megabytes, but we also detect applications and use cases that require gigabytes per core. Overall, the study identifies the HPC applications and use cases with memory footprints that could be provided by 3D-stacked memory chiplets, making a first step toward adoption of this novel technology in the HPC domain.
CitationZivanovic, D., Pavlovic, M., Radulovic, M., Shin, H., Son, J., McKee, S., Carpenter, P., Radojkovic, P., Ayguade, E. Main memory in HPC: do we need more, or could we live with less?. "ACM transactions on architecture and code optimization", Març 2017, vol. 14, núm. 1, p. 3:1-3:26.
ISSN1544-3566
Publisher versionhttp://dl.acm.org/citation.cfm?id=3023362
Files | Description | Size | Format | View |
---|---|---|---|---|
Main Memory in HPC Do We Need.pdf | 446,9Kb | View/Open |