Mostra el registre d'ítem simple

dc.contributor.authorAragón, Juan Luis
dc.contributor.authorGonzález González, José
dc.contributor.authorGonzález Colás, Antonio María
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors
dc.date.accessioned2017-02-10T12:42:03Z
dc.date.available2017-02-10T12:42:03Z
dc.date.issued2003
dc.identifier.citationAragón, J., González, J., González, A. Power-aware control speculation through selective throttling. A: International Symposium on High-Performance Computer Architecture. "The Ninth International Symposium on High-Performance Computer Architecture, HPCA–9 2003: February 8-12, 2003, Anaheim, California: proceedings". Anaheim, California: Institute of Electrical and Electronics Engineers (IEEE), 2003, p. 103-112.
dc.identifier.isbn0-7695-1871-0
dc.identifier.urihttp://hdl.handle.net/2117/100847
dc.description.abstractWith the constant advances in technology that lead to the increasing of the transistor count and processor frequency, power dissipation is becoming one of the major issues in high-performance processors. These processors increase their clock frequency by lengthening the pipeline, which puts more pressure on the branch prediction engine since branches take longer to be resolved. Branch mispredictions are responsible for around 28% of the power dissipated by a typical processor due to the useless activities performed by instructions that are squashed. This work focuses on reducing the power dissipated by mis-speculated instructions. We propose selective throttling as an effective way of triggering different power-aware techniques (fetch throttling, decode throttling or disabling the selection logic). The particular set of techniques applied to each branch is dynamically chosen depending on the branch prediction confidence level. For branches with a low confidence on the prediction, the most aggressive throttling mechanism is used whereas high confidence branch predictions trigger the least aggressive techniques. Results show that combining fetch bandwidth reduction along with select logic disabling provides the best performance both in terms of energy reduction and energy-delay improvement (14% and 9% respectively for 14 stages, and 17% and 12% respectively for 28 stages).
dc.format.extent10 p.
dc.language.isoeng
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)
dc.subjectÀrees temàtiques de la UPC::Informàtica::Arquitectura de computadors
dc.subject.lcshParallel processing (Electronic computers)
dc.subject.lcshMicroprocessors -- Energy consumption
dc.subject.otherDelays
dc.subject.otherParallel architectures
dc.subject.otherPerformance evaluation
dc.subject.otherPipeline processing
dc.subject.otherPower consumption
dc.subject.otherPower control
dc.titlePower-aware control speculation through selective throttling
dc.typeConference report
dc.subject.lemacProcessament en paral·lel (Ordinadors)
dc.subject.lemacMicroprocessadors -- Consum d'energia
dc.contributor.groupUniversitat Politècnica de Catalunya. ARCO - Microarquitectura i Compiladors
dc.identifier.doi10.1109/HPCA.2003.1183528
dc.description.peerreviewedPeer Reviewed
dc.relation.publisherversionhttp://ieeexplore.ieee.org/document/1183528/
dc.rights.accessOpen Access
local.identifier.drac2434689
dc.description.versionPostprint (published version)
local.citation.authorAragón, J.; González, J.; González, A.
local.citation.contributorInternational Symposium on High-Performance Computer Architecture
local.citation.pubplaceAnaheim, California
local.citation.publicationNameThe Ninth International Symposium on High-Performance Computer Architecture, HPCA–9 2003: February 8-12, 2003, Anaheim, California: proceedings
local.citation.startingPage103
local.citation.endingPage112


Fitxers d'aquest items

Thumbnail

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple