Mostra el registre d'ítem simple

dc.contributor.authorAbella Ferrer, Jaume
dc.contributor.authorGonzález Colás, Antonio María
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors
dc.date.accessioned2017-02-06T07:48:07Z
dc.date.available2017-02-06T07:48:07Z
dc.date.issued2003
dc.identifier.citationAbella, J., González, A. On reducing register pressure and energy in multiple-banked register files. A: IEEE International Conference on Computer Design. "Proceedings 21st International Conference on Computer Design". San Jose, California: Institute of Electrical and Electronics Engineers (IEEE), 2003, p. 14-20.
dc.identifier.isbn0-7695-2025-1
dc.identifier.urihttp://hdl.handle.net/2117/100577
dc.description.abstractThe storage for speculative values in superscalar processors is one of the main sources of complexity and power dissipation. We present a novel technique to reduce register requirements as well as their dynamic and static power dissipation that is based on delaying the dispatch of instructions while minimizing its impact on performance. The proposed technique outperforms previous schemes in both performance and power savings. With only 1.77% IPC loss, the mechanism achieves more than 13% dynamic and 15% static extra power savings in the integer rename buffers and more than 9% dynamic and 10% static extra power savings in the FP rename buffers. Significant power savings are also achieved if the processor uses a physical register file for both committed and noncommitted values instead of rename buffers. Additionally the register requirements are reduced by more than 18% and 13% for integer and FP programs respectively.
dc.format.extent7 p.
dc.language.isoeng
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)
dc.subjectÀrees temàtiques de la UPC::Informàtica::Arquitectura de computadors
dc.subject.lcshMicroprocessors -- Energy consumption
dc.subject.otherEnergy conservation
dc.subject.otherInstruction sets
dc.subject.otherMultiprocessing systems
dc.titleOn reducing register pressure and energy in multiple-banked register files
dc.typeConference report
dc.subject.lemacMicroprocessadors -- Consum d'energia
dc.contributor.groupUniversitat Politècnica de Catalunya. ARCO - Microarquitectura i Compiladors
dc.identifier.doi10.1109/ICCD.2003.1240867
dc.description.peerreviewedPeer Reviewed
dc.relation.publisherversionhttp://ieeexplore.ieee.org/document/1240867/
dc.rights.accessOpen Access
local.identifier.drac2434225
dc.description.versionPostprint (published version)
local.citation.authorAbella, J.; González, A.
local.citation.contributorIEEE International Conference on Computer Design
local.citation.pubplaceSan Jose, California
local.citation.publicationNameProceedings 21st International Conference on Computer Design
local.citation.startingPage14
local.citation.endingPage20


Fitxers d'aquest items

Thumbnail

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple