Description of a fault tolerance system implemented in a hardware architecture with self-adaptive capabilities
| dc.contributor.author | Soto, Javier |
| dc.contributor.author | Moreno Aróstegui, Juan Manuel |
| dc.contributor.author | Cabestany Moncusí, Joan |
| dc.contributor.group | Universitat Politècnica de Catalunya. AHA - Arquitectures Hardware Avançades |
| dc.contributor.other | Universitat Politècnica de Catalunya. Departament d'Enginyeria Electrònica |
| dc.date.accessioned | 2011-11-18T19:18:28Z |
| dc.date.available | 2011-11-18T19:18:28Z |
| dc.date.created | 2011 |
| dc.date.issued | 2011 |
| dc.description.abstract | This paper describes a Fault Tolerance System (FTS) implemented in a new self-adaptive hardware architecture. This architecture is based on an array of cells that implements in a distributed way self-adaptive capabilities. The cell includes a configurable multiprocessor, so it can have between one and four processors working in parallel, with a programmable configuration mode that allows selecting the size of program and data memories. The self-elimination and self-replication capabilities of cell(s) are performed when the FTS detects a failure in any of the processors that include it, so that this cell(s) will be self-discarded for future implementations. Other self-adaptive capabilities of the system are self-routing, self-placement and runtime self-configuration. |
| dc.description.peerreviewed | Peer Reviewed |
| dc.description.version | Postprint (published version) |
| dc.format.extent | 8 p. |
| dc.identifier.citation | Soto, J.; Moreno, J.; Cabestany, J. Description of a fault tolerance system implemented in a hardware architecture with self-adaptive capabilities. A: International Work-Conference on Artificial Neural Networks. "11th International Work-Conference on Artificial Neural Networks". Torremolinos: Springer Verlag, 2011, p. 557-564. |
| dc.identifier.doi | 10.1007/978-3-642-21498-1_70 |
| dc.identifier.isbn | 0302-9743 |
| dc.identifier.uri | https://hdl.handle.net/2117/13973 |
| dc.language.iso | eng |
| dc.publisher | Springer Verlag |
| dc.rights.access | Restricted access - publisher's policy |
| dc.subject | Àrees temàtiques de la UPC::Informàtica::Arquitectura de computadors |
| dc.subject.lcsh | Computer architecture |
| dc.subject.lemac | Arquitectura d'ordinadors |
| dc.title | Description of a fault tolerance system implemented in a hardware architecture with self-adaptive capabilities |
| dc.type | Conference report |
| dspace.entity.type | Publication |
| local.citation.author | Soto, J.; Moreno, J.; Cabestany, J. |
| local.citation.contributor | International Work-Conference on Artificial Neural Networks |
| local.citation.endingPage | 564 |
| local.citation.publicationName | 11th International Work-Conference on Artificial Neural Networks |
| local.citation.pubplace | Torremolinos |
| local.citation.startingPage | 557 |
| local.identifier.drac | 8647281 |
Fitxers
Paquet original
1 - 1 de 1
Carregant...
- Nom:
- Description of a Fault Tolerance System Implemented in a Hardware Architecture with Self-adaptive Capabilities .pdf
- Mida:
- 302.26 KB
- Format:
- Adobe Portable Document Format
- Descripció:

