SafeSU: an extended statistics unit for multicore timing interference

dc.contributor.authorCabo Pitarch, Guillem
dc.contributor.authorBas Jalón, Francisco
dc.contributor.authorLorenzo Ortega, Rubén
dc.contributor.authorTrilla Rodríguez, David
dc.contributor.authorAlcaide Portet, Sergi
dc.contributor.authorMoretó Planas, Miquel
dc.contributor.authorHernández Luz, Carles
dc.contributor.authorAbella Ferrer, Jaume
dc.contributor.groupUniversitat Politècnica de Catalunya. CAP - Grup de Computació d'Altes Prestacions
dc.contributor.otherUniversitat Politècnica de Catalunya. Doctorat en Arquitectura de Computadors
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors
dc.contributor.otherBarcelona Supercomputing Center
dc.date.accessioned2021-09-23T06:36:55Z
dc.date.available2021-09-23T06:36:55Z
dc.date.issued2021
dc.description.abstractStatistics units (SUs) in MPSoCs are becoming increasingly used for the (1) verification and (2) validation of multicore timing interference, as well as for (3) deploying safety measures in safety-related real-time systems. However, existing SU extensions to manage multicore timing interference have neither been integrated together nor deployed in commercial MPSoCs.This paper presents the realization of the Safe Statistics Unit (SafeSU for short), which smartly integrates existing solutions for multicore timing interference verification, validation and monitoring, and is in turn integrated in commercial space-graded RISC-V and SparcV8 MPSoCs. Our evaluation illustrates the operation of the SafeSU, and paves the way for a thorough validation prior to reaching commercialization and being offered as open source IP.
dc.description.peerreviewedPeer Reviewed
dc.description.sponsorshipThis work has received funding from the European Union’s Horizon 2020 Research and Innovation programme under Grant Agreement EICFTI 869945.
dc.description.versionPostprint (author's final draft)
dc.format.extent4 p.
dc.identifier.citationCabo, G. [et al.]. SafeSU: an extended statistics unit for multicore timing interference. A: IEEE European Test Symposium. "2021 IEEE European Test Symposium, ETS 2021: May 24-28, 2021, Belgium: Proceedings". Institute of Electrical and Electronics Engineers (IEEE), 2021, p. 1-4. ISBN 978-1-6654-1849-2. DOI 10.1109/ETS50041.2021.9465444.
dc.identifier.doi10.1109/ETS50041.2021.9465444
dc.identifier.isbn978-1-6654-1849-2
dc.identifier.urihttps://hdl.handle.net/2117/352123
dc.language.isoeng
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)
dc.relation.projectidinfo:eu-repo/grantAgreement/EC/H2020/869945/EU/De-RISC: Dependable Real-time Infrastructure for Safety-critical Computer/De-RISC
dc.relation.publisherversionhttps://ieeexplore.ieee.org/document/9465444
dc.rights.accessOpen Access
dc.subjectÀrees temàtiques de la UPC::Informàtica::Arquitectura de computadors
dc.subject.lcshMultiprocessors
dc.subject.lcshReal-time data processing
dc.subject.lemacMultiprocessadors
dc.subject.lemacTemps real (Informàtica)
dc.subject.otherSafety
dc.subject.otherObservability
dc.subject.otherControllability
dc.subject.otherMPSoC
dc.titleSafeSU: an extended statistics unit for multicore timing interference
dc.typeConference report
dspace.entity.typePublication
local.citation.authorCabo, G.; Bas, F.; Lorenzo, R.; Trilla, D.; Alcaide, S.; Moreto, M.; Hernández, C.; Abella, J.
local.citation.contributorIEEE European Test Symposium
local.citation.endingPage4
local.citation.publicationName2021 IEEE European Test Symposium, ETS 2021: May 24-28, 2021, Belgium: Proceedings
local.citation.startingPage1
local.identifier.drac32051258

Fitxers

Paquet original

Mostrant 1 - 1 de 1
Carregant...
Miniatura
Nom:
SafeSU.pdf
Mida:
197.76 KB
Format:
Adobe Portable Document Format
Descripció: