Exploració per autor "Mauricio Ferré, Juan"
Ara es mostren els items 1-5 de 5
-
FastIC: a fast integrated circuit for the readout of high performance detectors
Gómez Fernández, Sergio; Alozy, J.; Campbell, Michael; Manera Escalero, Rafael; Mauricio Ferré, Juan; Sanmukh, Anand; Sanuy Charles, Andreu; Ballabriga, Rafael; Gascón Fora, David (2022-05-01)
Article
Accés obertThis work presents the 8-channel FastIC ASIC developed in CMOS 65¿nm technology suitable for the readout of positive and negative polarity sensors in high energy physics experiments, Cherenkov detectors and time-of-flight ... -
Lithography parametric yield estimation model to predict layout pattern distortions with a reduced set of lithography simulations
Gómez Fernández, Sergio; Moll Echeto, Francisco de Borja; Mauricio Ferré, Juan (2014-07-01)
Article
Accés obertA lithography parametric yield estimation model is presented to evaluate the lithography distortion in a printed layout due to lithography hotspots. The aim of the proposed yield model is to provide a new metric that enables ... -
Local variations compensation with DLL-based body bias generator for UTBB FD-SOI technology
Mauricio Ferré, Juan; Moll Echeto, Francisco de Borja (Institute of Electrical and Electronics Engineers (IEEE), 2015)
Text en actes de congrés
Accés restringit per política de l'editorialLocal variations are increasingly important in new technologies. This paper presents the design of adaptive circuits based on the concept of Adaptive Body Bias Islands and a Forward and Reverse Body Bias Generator for FDSOI ... -
Measurements of process variability in 40-nm regular and nonregular layouts
Mauricio Ferré, Juan; Moll Echeto, Francisco de Borja; Gómez Fernández, Sergio (2014-02-01)
Article
Accés restringit per política de l'editorialAs technology scales down, IC design is becoming more difficult due to the increase in process variations, which translates into a dispersion of circuit parameter values thus degrading manufacturing yield. Regular layouts ... -
Monitor strategies for variability reduction considering correlation between power and timing variability
Mauricio Ferré, Juan; Moll Echeto, Francisco de Borja; Altet Sanahujes, Josep (IEEE Press. Institute of Electrical and Electronics Engineers, 2011)
Text en actes de congrés
Accés restringit per política de l'editorialAs CMOS technology scales, Process, Voltage and Temperature (PVT) variations have an increasing impact on, performance and power consumption of the electronic devices. Variability causes an undesirable dispersion of ...