Mostra el registre d'ítem simple

dc.contributor.authorChampac Vilela, Víctor Hugo
dc.contributor.authorAvendaño, Victor
dc.contributor.authorFigueras Pàmies, Joan
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Enginyeria Electrònica
dc.date.accessioned2010-06-22T17:00:05Z
dc.date.available2010-06-22T17:00:05Z
dc.date.created2010-02
dc.date.issued2010-02
dc.identifier.citationChampac, V.; Avendaño, V.; Figueras, J. Built-In Sensor for Signal Integrity Faults in Digital Interconnect Signals. "IEEE transactions on very large scale integration (VLSI) systems", Febrer 2010, vol. 18, núm. 2, p. 256-269.
dc.identifier.issn1063-8210
dc.identifier.urihttp://hdl.handle.net/2117/7805
dc.description.abstractTesting of signal integrity (SI) in current high-speed ICs, requires automatic test equipment test resources at the multigigahertz range, normally not available. Furthermore, for most internal nets of state-of-the-art ICs, external speed testing is not possible for the newest technologies. In this paper, on-chip testing for SI faults in digital interconnect signals, using built-in high speed monitors, is proposed. A coherent sampling scheme is used to capture the signal information. Two monitors to test SI violations are proposed: one for undershoots at the high logic level and the other for overshoots at the low logic level. The monitors are capable of detecting small noise pulses and have been extended to test sequentially more than one signal. The cost of the proposed strategy is analyzed in terms of area, delay penalization, and test time. The effects of clock jitter and process variations are analyzed. Experimental results obtained in designed and fabricated circuits show the feasibility of the proposed testing strategy. A good agreement appears between the theoretical analysis, simulation results, and the experimental measurements.
dc.format.extent14 p.
dc.language.isoeng
dc.subjectÀrees temàtiques de la UPC::Enginyeria electrònica::Circuits electrònics
dc.subject.lcshDigital integrated circuits
dc.subject.lcshIntegrated circuits--Design
dc.subject.lcshIntegrated circuits--Testing
dc.titleBuilt-In Sensor for Signal Integrity Faults in Digital Interconnect Signals
dc.typeArticle
dc.subject.lemacCircuits integrats digitals
dc.subject.lemacCircuits integrats digitals -- Disseny
dc.subject.lemacCircuits integrats digitals -- Proves
dc.contributor.groupUniversitat Politècnica de Catalunya. QINE - Disseny de Baix Consum, Test, Verificació i Circuits Integrats de Seguretat
dc.identifier.doi10.1109/TVLSI.2008.2010398
dc.relation.publisherversionhttp://sciencestage.com/d/5625290/built-in-sensor-for-signal-integrity-faults-in-digital-interconnect-signals.html
dc.rights.accessOpen Access
local.identifier.drac2175874
dc.description.versionPostprint (published version)
local.citation.authorChampac, V.; Avendaño, V.; Figueras, J.
local.citation.publicationNameIEEE transactions on very large scale integration (VLSI) systems
local.citation.volume18
local.citation.number2
local.citation.startingPage256
local.citation.endingPage269


Fitxers d'aquest items

Thumbnail

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple