Mostra el registre d'ítem simple

dc.contributor.authorPericàs Gleim, Miquel
dc.contributor.authorAyguadé Parra, Eduard
dc.contributor.authorZalamea León, Francisco Javier
dc.contributor.authorLlosa Espuny, José Francisco
dc.contributor.authorValero Cortés, Mateo
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors
dc.date.accessioned2015-06-26T15:07:21Z
dc.date.created2004-11
dc.date.issued2004-11
dc.identifier.citationPericas, M. [et al.]. Performance and power evaluation of clustered VLIW processors with wide functional units. "Lecture notes in computer science", Novembre 2004, vol. 3133, p. 88-97.
dc.identifier.issn0302-9743
dc.identifier.urihttp://hdl.handle.net/2117/28441
dc.description.abstractArchitectural resources and program recurrences are themain limitations to the amount of Instruction-Level Parallelism (ILP) exploitable from loops. To increase the number of operations per second, current designs use high degrees of resource replication for memory ports and functional units. But the high costs in terms of power and cycle time of this technique limit the degree of replication. Clustering is a technique aimed at decentralizing the design of future wide issue cores and enable them to meet the technology constraints in terms of cycle time, area and power. Another way to reduce the complexity of recent cores is using wide functional units. This technique only requires minor modifications to the underlying hardware, but also imposes a penalty on the exploitable parallelism. In this paper we evaluate a broad range of VLIW configurations that make use of these two techniques. From this study we conclude that applying both techniques yields configurations with very good power-performance efficiency.
dc.format.extent10 p.
dc.language.isoeng
dc.rightsAttribution-NonCommercial-NoDerivs 3.0 Spain
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/3.0/es/
dc.subjectÀrees temàtiques de la UPC::Informàtica::Arquitectura de computadors
dc.subject.lcshMicroprocessors
dc.subject.lcshComputer architecture
dc.titlePerformance and power evaluation of clustered VLIW processors with wide functional units
dc.typeArticle
dc.subject.lemacMicroprocessadors
dc.subject.lemacArquitectura d'ordinadors
dc.contributor.groupUniversitat Politècnica de Catalunya. CAP - Grup de Computació d'Altes Prestacions
dc.identifier.doi10.1007/978-3-540-27776-7_10
dc.description.peerreviewedPeer Reviewed
dc.relation.publisherversionhttp://link.springer.com/chapter/10.1007%2F978-3-540-27776-7_10
dc.rights.accessRestricted access - publisher's policy
local.identifier.drac654865
dc.description.versionPostprint (published version)
dc.date.lift10000-01-01
local.citation.authorPericas, M.; Ayguade, E.; Zalamea, F.; Llosa, J.; Valero, M.
local.citation.publicationNameLecture notes in computer science
local.citation.volume3133
local.citation.startingPage88
local.citation.endingPage97


Fitxers d'aquest items

Imatge en miniatura

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple