Mostra el registre d'ítem simple

dc.contributor.authorCortadella, Jordi
dc.contributor.authorLavagno, Luciano
dc.contributor.authorLópez Muñoz, Pedro
dc.contributor.authorLupon Navazo, Marc
dc.contributor.authorMoreno Vega, Alberto
dc.contributor.authorRoca Pérez, Antoni
dc.contributor.authorSapatnekar, Sachin S.
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament de Ciències de la Computació
dc.date.accessioned2015-05-19T13:40:18Z
dc.date.available2015-05-19T13:40:18Z
dc.date.created2015-05-19
dc.date.issued2015-05-19
dc.identifier.citationCortadella, J. [et al.]. "Adaptive clock with useful jitter". 2015.
dc.identifier.urihttp://hdl.handle.net/2117/27967
dc.descriptionReport - Departament Ciències de la Computació
dc.description.abstractThe growing variability in nanoelectronic devices due to uncertainties from the manufacturing process and environmental conditions (power supply, temperature, aging) requires increasing design guardbands, forcing circuits to work with conservative clock frequencies. Various schemes for clock generation based on ring oscillators have been proposed with the goal to mitigate the power and performance losses attributable to variability. However, there has been no systematic analysis to quantify the benefits of such schemes.This paper presents and analyzes an Adaptive Clocking scheme with Useful Jitter (ACUJ) that uses variability as an opportunity to reduce power by adapting the clock frequency to the varying environmental conditions and, thus, reducing guardband margins significantly. Power can be reduced between 20% and 40% at iso-performance and performance can be boosted by similar amounts at iso-power. Additionally, energy savings can be translated to substantial advantages in terms of reliability and thermal management. More importantly, the technology can be adopted with minimal modifications to conventional EDA flows.
dc.format.extent7 p.
dc.language.isoeng
dc.subjectÀrees temàtiques de la UPC::Informàtica::Aplicacions de la informàtica
dc.subjectÀrees temàtiques de la UPC::Enginyeria electrònica::Microelectrònica::Sistemes digitals programables
dc.subject.lcshEstabilitat de freqüència
dc.subject.lcshNanoelectronics
dc.titleAdaptive clock with useful jitter
dc.typeExternal research report
dc.subject.lemacEstabilitat de freqüència
dc.subject.lemacNanoelectrònica
dc.contributor.groupUniversitat Politècnica de Catalunya. ALBCOM - Algorismia, Bioinformàtica, Complexitat i Mètodes Formals
dc.rights.accessOpen Access
local.identifier.drac15644553
dc.description.versionPostprint (published version)
local.citation.authorCortadella, J.; Lavagno, L.; López, P.; Lupon, M.; Moreno, A.; Roca, A.; Sapatnekar, S.
local.citation.publicationNameAdaptive clock with useful jitter


Fitxers d'aquest items

Thumbnail

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple