Mostra el registre d'ítem simple

dc.contributor.authorNeagu, Madalin
dc.contributor.authorManich Bou, Salvador
dc.contributor.authorMiclea, Liviu
dc.contributor.otherUniversitat Politècnica de Catalunya. Departament d'Enginyeria Electrònica
dc.date.accessioned2014-12-10T07:48:38Z
dc.date.created2014
dc.date.issued2014
dc.identifier.citationNeagu, M.; Manich, S.; Miclea, L. Interleaved Scrambling Technique: A Novel Low-Power Security Layer for Cache Memories. A: IEEE European Test Symposium. "19th IEEE European Test Symposium: May 26-30, 2014: ETS 2010, Praga: digest of papers". Paderborn: Institute of Electrical and Electronics Engineers (IEEE), 2014, p. 1-2.
dc.identifier.isbn978-1-4799-3414-0
dc.identifier.urihttp://hdl.handle.net/2117/24966
dc.description.abstractMemory systems security has increased over the last decade due to the sensitive information which is stored in plain text. Device specific attacks, such as cold-boot and sidechannel monitoring have been reported as being successfully in retrieving encryption and private keys from algorithms like AES and RSA. In this paper, we propose a new technique of securing the cache memories by scrambling the stored data that uses interleaved scrambling vectors which reduce the power consumption if compared to the standard scrambling technique. Dissemination rules for the retained data in the cache are employed, in order to make data unusable if retrieved successfully by any type of attack. The proposed technique is analyzed and evaluated from several points of views, including area overhead, power consumption and time performance.
dc.format.extent2 p.
dc.language.isoeng
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)
dc.subjectÀrees temàtiques de la UPC::Informàtica::Sistemes d'informació::Emmagatzematge i recuperació de la informació
dc.subject.lcshComputer security
dc.subject.lcshCache memory
dc.subject.otherdata scrambling
dc.subject.othercache memories
dc.subject.othermemory security
dc.titleInterleaved Scrambling Technique: A Novel Low-Power Security Layer for Cache Memories
dc.typeConference lecture
dc.subject.lemacSeguretat informàtica
dc.subject.lemacMemòria cau
dc.contributor.groupUniversitat Politècnica de Catalunya. QINE - Disseny de Baix Consum, Test, Verificació i Circuits Integrats de Seguretat
dc.identifier.doi10.1109/ETS.2014.6847844
dc.rights.accessRestricted access - publisher's policy
local.identifier.drac14914835
dc.description.versionPostprint (published version)
dc.date.lift10000-01-01
local.citation.authorNeagu, M.; Manich, S.; Miclea, L.
local.citation.contributorIEEE European Test Symposium
local.citation.pubplacePaderborn
local.citation.publicationName19th IEEE European Test Symposium: May 26-30, 2014: ETS 2010, Praga: digest of papers
local.citation.startingPage1
local.citation.endingPage2


Fitxers d'aquest items

Imatge en miniatura

Aquest ítem apareix a les col·leccions següents

Mostra el registre d'ítem simple