Exploració per autor "Carretero Casado, Javier Sebastián"
Ara es mostren els items 3-11 de 11
-
Design and evaluation of a tabu search method for job scheduling in distributed enviorments
Xhafa Xhafa, Fatos; Carretero Casado, Javier Sebastián; Alba, Enrique; Dorronsoro, Bernabe (Institute of Electrical and Electronics Engineers (IEEE), 2008)
Text en actes de congrés
Accés obertThe efficient allocation of jobs to grid resources is indispensable for high performance grid-based applications. The scheduling problem is computationally hard even when there are no dependencies among jobs. Thus, we ... -
Genetic algorithm based schedulers for grid computing systems
Xhafa Xhafa, Fatos; Carretero Casado, Javier Sebastián; Abraham, Ajith (2007-10)
Article
Accés obertIn this paper we present Genetic Algorithms (GAs) based schedulers for efficiently allocating jobs to resources in a Grid system. Scheduling is a key problem in emergent computational systems, such as Grid and P2P, in order ... -
Hardware/software-based diagnosis of load-store queues using expandable activity logs
Carretero Casado, Javier Sebastián; Vera Rivera, Francisco Javier; Abella Ferrer, Jaume; Ramírez García, Tanausu; Monchiero, Matteo; González Colás, Antonio María (IEEE Press. Institute of Electrical and Electronics Engineers, 2011)
Text en actes de congrés
Accés restringit per política de l'editorialThe increasing device count and design complexity are posing significant challenges to post-silicon validation. Bug diagnosis is the most difficult step during post-silicon validation. Limited reproducibility and low testing ... -
Implementing end-to-end register data-flow continuous self-test
Carretero Casado, Javier Sebastián; Chaparro, Pedro; Vera Rivera, Francisco Javier; Abella Ferrer, Jaume; González Colás, Antonio María (2011-08-01)
Article
Accés restringit per política de l'editorialWhile Moore's Law predicts the ability of semiconductor industry to engineer smaller and more efficient transistors and circuits, there are serious issues not contemplated in that law. One concern is the verification effort ... -
Low Vccmin fault-tolerant cache with highly predictable performance
Abella Ferrer, Jaume; Carretero Casado, Javier Sebastián; Chaparro Valero, Pedro Alonso; Vera Rivera, Francisco Javier; González Colás, Antonio María (IEEE Press. Institute of Electrical and Electronics Engineers, 2009)
Text en actes de congrés
Accés restringit per política de l'editorialTransistors per area unit double in every new technology node. However, the electric field density and power demand grow if Vcc is not scaled. Therefore, Vcc must be scaled in pace with new technology nodes to prevent ... -
Low-cost and efficient fault detection and diagnosis schemes for modern cores
Carretero Casado, Javier Sebastián (Universitat Politècnica de Catalunya, 2015-11-18)
Tesi
Accés obertContinuous improvements in transistor scaling together with microarchitectural advances have made possible the widespread adoption of high-performance processors across all market segments. However, the growing reliability ... -
On-line failure detection and confinement in caches
Abella Ferrer, Jaume; Chaparro, Pedro; Vera Rivera, Francisco Javier; Carretero Casado, Javier Sebastián; González Colás, Antonio María (Institute of Electrical and Electronics Engineers (IEEE), 2008)
Text en actes de congrés
Accés obertTechnology scaling leads to burn-in phase out and increasing post-silicon test complexity, which increases in-the-field error rate due to both latent defects and actual errors. As a consequence, there is an increasing need ... -
Online error detection and correction of erratic bits in register files
Vera Rivera, Francisco Javier; Abella Ferrer, Jaume; Carretero Casado, Javier Sebastián; Chaparro Valero, Pedro Alonso; González Colás, Antonio María (2009-06)
Text en actes de congrés
Accés obertAggressive voltage scaling needed for low power in each new process generation causes large deviations in the threshold voltage of minimally sized devices of the 6T SRAM cell. Gate oxide scaling can cause large transient ... -
Selective replication: a lightweight technique for soft errors
Vera Rivera, Francisco Javier; Abella Ferrer, Jaume; Carretero Casado, Javier Sebastián; González Colás, Antonio María (ACM Press. Association for Computing Machinery, 2009-12)
Article
Accés restringit per política de l'editorialSoft errors are an important challenge in contemporary microprocessors. Modern processors have caches and large memory arrays protected by parity or error detection and correction codes. However, today’s failure rate is ...