Ara es mostren els items 1-20 de 98

    • A battery-less, self-sustaining RF energy harvesting circuit with TFETs for µW power applications 

      Nunes Cavalheiro, David Manuel; Moll Echeto, Francisco de Borja; Valtchev, Stanimir (Institute of Electrical and Electronics Engineers (IEEE), 2016)
      Text en actes de congrés
      Accés obert
      This paper proposes a Tunnel FET (TFET) power management circuit for RF energy harvesting applications. In contrast with conventional MOSFET technologies, the improved electrical characteristics of TFETs promise a better ...
    • A boolean rule-based approach for manufacturability-aware cell routing 

      Cortadella, Jordi; Petit Silvestre, Jordi; Gómez Fernández, Sergio; Moll Echeto, Francisco de Borja (2014-03-01)
      Article
      Accés obert
      An approach for cell routing using gridded design rules is proposed. It is technology-independent and parameterizable for different fabrics and design rules, including support for multiple-patterning lithography. The core ...
    • A comprehensive method to taxonomize mechanical energy harvesting technologies 

      Diez, P.L.; Gabilondo, I.; Alarcón Cot, Eduardo José; Moll Echeto, Francisco de Borja (Institute of Electrical and Electronics Engineers (IEEE), 2018)
      Text en actes de congrés
      Accés restringit per política de l'editorial
      Traditional industry is experiencing a worldwide development with Industry 4.0. Wireless sensor networks (WSNs) have a main role in this revolution as an essential part of data acquisition. The way in which WSNs are powered ...
    • A new probabilistic design methodology of nanoscale digital circuits 

      García Leyva, Lancelot; Calomarde Palomino, Antonio; Moll Echeto, Francisco de Borja; Rubio Sola, Jose Antonio (IEEE Press. Institute of Electrical and Electronics Engineers, 2011)
      Text en actes de congrés
      Accés restringit per política de l'editorial
      The continuing trends of device scaling and increase in complexity towards terascale system on chip level of integration are putting growing difficulties into several areas of design. The intrinsic variability problem is ...
    • A single event transient hardening circuit design technique based on strengthening 

      Calomarde Palomino, Antonio; Amat Bertran, Esteve; Moll Echeto, Francisco de Borja; Rubio Sola, Jose Antonio (Institute of Electrical and Electronics Engineers (IEEE), 2013)
      Text en actes de congrés
      Accés restringit per política de l'editorial
      In a near future of high-density and low-power technologies, the study of soft errors will not only be relevant for memory systems and latches of logic circuits, but also for the combinational parts of logic circuits which ...
    • Active radiation-hardening strategy in bulk FinFETs 

      Calomarde Palomino, Antonio; Rubio Sola, Jose Antonio; Moll Echeto, Francisco de Borja; Gamiz, Francisco (Institute of Electrical and Electronics Engineers (IEEE), 2020)
      Article
      Accés obert
      In this paper, we present a new method to mitigate the effect of the charge collected by trigate FinFET devices after an ionizing particle impact. The method is based on the creation of an internal structure that generates ...
    • All-digital self-adaptive PVTA variation aware clock generation system for DFS 

      Pérez Puigdemont, Jordi; Calomarde Palomino, Antonio; Moll Echeto, Francisco de Borja (2014)
      Text en actes de congrés
      Accés obert
      An all-digital self-adaptive clock generation system capable of adapt the clock frequency to compensate the effects of PVTA variations on the IC propagation delay and satisfy an externally set propagation length condition ...
    • All-digital simple clock synthesis through a glitch-free variable-length ring oscillator 

      Pérez Puigdemont, Jordi; Moll Echeto, Francisco de Borja; Calomarde Palomino, Antonio (2014-02-01)
      Article
      Accés restringit per política de l'editorial
      This brief presents a simple all-digital variable-length ring oscillator (VLRO) design that is capable of synchronously changing the output frequency while keeping a signal free of glitches or spurious oscillations at the ...
    • An academic RISC-V silicon implementation based on open-source components 

      Abella Ferrer, Jaume; Bulla, Calvin; Cabo Pitarch, Guillem; Cazorla Almeida, Francisco Javier; Cristal Kestelman, Adrián; Doblas Font, Max; Figueras Bagué, Roger; González Trejo, Alberto; Hernández Luz, Carles; Hernández Calderón, César Alejandro; Jiménez Arador, Víctor; Kosmidis, Leonidas; Kostalampros, Ioannis-Vatistas; Langarita Benítez, Rubén; Leyva Santes, Neiel; López Paradís, Guillem; Marimon Illana, Joan; Martínez Martínez, Ricardo; Mendoza Escobar, Jonnatan; Moll Echeto, Francisco de Borja; Moretó Planas, Miquel; Pavón Rivera, Julián; Ramírez Lazo, Cristóbal; Ramírez Salinas, Marco Antonio; Rojas Morales, Carlos; Rubio Sola, Jose Antonio; Ruiz, Abraham Josafat; Sonmez, Nehir; Soria Pardos, Víctor; Teres Teres, Lluis; Unsal, Osman Sabri; Valero Cortés, Mateo; Vargas Valdivieso, Iván; Villa Vargas, Luis Alfonso (Institute of Electrical and Electronics Engineers (IEEE), 2020)
      Text en actes de congrés
      Accés obert
      The design presented in this paper, called preDRAC, is a RISC-V general purpose processor capable of booting Linux jointly developed by BSC, CIC-IPN, IMB-CNM (CSIC), and UPC. The preDRAC processor is the first RISC-V ...
    • An automotive case study on the limits of approximation for object detection 

      Caro Roca, Martí; Tabani, Hamid; Abella Ferrer, Jaume; Moll Echeto, Francisco de Borja; Morancho Llena, Enrique; Canal Corretger, Ramon; Altet Sanahujes, Josep; Calomarde Palomino, Antonio; Cazorla Almeida, Francisco Javier; Rubio Romano, Antonio; Fontova Muste, Pau; Fornt Mas, Jordi (2023-05)
      Article
      Accés restringit per política de l'editorial
      The accuracy of camera-based object detection (CBOD) built upon deep learning is often evaluated against the real objects in frames only. However, such simplistic evaluation ignores the fact that many unimportant objects ...
    • An energy-efficient GeMM-based convolution accelerator with on-the-fly im2col 

      Fornt Mas, Jordi; Fontova Muste, Pau; Caro Roca, Martí; Abella Ferrer, Jaume; Moll Echeto, Francisco de Borja; Altet Sanahujes, Josep; Studer, Christoph (2023-11)
      Article
      Accés obert
      Systolic array architectures have recently emerged as successful accelerators for deep convolutional neural network (CNN) inference. Such architectures can be used to efficiently execute general matrix–matrix multiplications ...
    • An on-line test strategy and analysis for a 1T1R crossbar memory 

      Escudero, Manel; Moll Echeto, Francisco de Borja; Rubio Sola, Jose Antonio; Vourkas, Ioannis (Institute of Electrical and Electronics Engineers (IEEE), 2017)
      Text en actes de congrés
      Accés obert
      Memristors are emerging devices known by their nonvolability, compatibility with CMOS processes and high density in circuits density in circuits mostly owing to the crossbar nanoarchitecture. One of their most notable ...
    • Analysis and modelling of parasitic substrate coupling in CMOS circuits 

      Aragonès Cervera, Xavier; Moll Echeto, Francisco de Borja; Roca Adrover, Miquel; Rubio Sola, Jose Antonio (1995-10)
      Article
      Accés restringit per política de l'editorial
      Analysis of the substrate coupling in integrated circuits is done taking into account technology and layout parameters for different types and location of transistors using a device-level simulator. The noise coupling ...
    • Analysis of body bias and RTN-induced frequency shift of low voltage ring oscillators in FDSOI technology 

      Barajas Ojeda, Enrique; Aragonès Cervera, Xavier; Mateo Peña, Diego; Moll Echeto, Francisco de Borja; Rubio Sola, Jose Antonio; Martin Martínez, Javier; Rodríguez Martínez, Rosana; Porti Pujal, Marc; Nafría Maqueda, Montserrat; Castro López, Rafael; Roca Moreno, Elisenda; Fernandez, Francisco V. (Institute of Electrical and Electronics Engineers (IEEE), 2018)
      Text en actes de congrés
      Accés restringit per política de l'editorial
      Electronic circuits powered at ultra low voltages (500 mV and below) are desirable for their low energy and power consumption. However, RTN (Random Telegraph Noise)-induced threshold voltage variations become very significant ...
    • Analysis of random body bias application in FDSOI cryptosystems as a countermeasure to leakage-based power analysis attacks 

      Palma Carmona, Kenneth; Moll Echeto, Francisco de Borja (Institute of Electrical and Electronics Engineers (IEEE), 2021)
      Article
      Accés obert
      This paper analyses a novel countermeasure to Leakage Power Analysis Attacks based on the application of a random Body Bias voltage level at the beginning of the encryption process. The countermeasure effectiveness is ...
    • ASIC implementation of an all-digital self-adaptive PVTA variation-aware clock generation system 

      Pérez-Puigdemont, Jordi; Moll Echeto, Francisco de Borja (Association for Computing Machinery (ACM), 2016)
      Text en actes de congrés
      Accés restringit per política de l'editorial
      An all-digital self-adaptive clock generation system capable of autonomously adapt the clock frequency to compensate the effects of static spatially heterogeneous (SSHet) PVTA variations is presented. The design uses ...
    • Asynchronous pulse logic cell for threshold logic and Boolean networks 

      Lambie, J; Moll Echeto, Francisco de Borja; González Jiménez, José Luis; Rubio Sola, Jose Antonio (Institute of Electrical and Electronics Engineers (IEEE), 2005)
      Text en actes de congrés
      Accés restringit per política de l'editorial
      In this article, a fully digital CMOS circuit for asynchronous pulse cells is presented. The proposed circuit has a high noise tolerance and no static power consumption. Furthermore it has a high functional programmability. ...
    • Body bias generators for ultra low voltage circuits in FDSOI technology 

      Justo, Diego; Nunes Cavalheiro, David; Moll Echeto, Francisco de Borja (Institute of Electrical and Electronics Engineers (IEEE), 2018)
      Text en actes de congrés
      Accés restringit per política de l'editorial
      Electronic circuits powered at ultra low voltages (300 mV and below) are desirable for their low energy and power consumption. However, the performance at such low power voltage is severely degraded. FDSOI technology, with ...
    • Closed loop controlled ring oscillator: a variation tolerant self-adaptive clock generation architecture 

      Pérez Puigdemont, Jordi; Calomarde Palomino, Antonio; Moll Echeto, Francisco de Borja (2012)
      Comunicació de congrés
      Accés obert
    • Current balancing random body bias in FDSOI cryptosystems as a countermeasure to leakage power analysis attacks 

      Palma Carmona, Kenneth; Moll Echeto, Francisco de Borja (Institute of Electrical and Electronics Engineers (IEEE), 2022)
      Article
      Accés obert
      This paper identifies vulnerabilities to recently proposed countermeasures to leakage power analysis attacks in FDSOI systems based on the application of a random body bias. The vulnerabilities are analyzed and the relative ...